|                           | Ulech                    |
|---------------------------|--------------------------|
| Name:                     | (4)                      |
| Roll No.:                 | To Demonity 2nd Exclored |
| Invigilator's Signature : |                          |

### MICROPROCESSOR AND MICRO-CONTROLLER

Time Allotted: 3 Hours Full Marks: 70

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable.

#### **GROUP - A**

#### (Multiple Choice Type Questions)

- 1. Choose the correct alternatives for any ten of the following :  $10 \times 1 = 10$ 
  - i) If the crystal connected with 8085 processor is of 2MHz, the time required to execute an instruction of  $20\ T$  states is
    - a) 20 microsecond
- b) 10 microsecond
- c) 40 microsecond
- d) 5 microsecond.
- ii) Which of the following instructions in 8085 microprocessor is used for 16 bit addition?
  - a) DAD B

b) ADC B

c) ADD B

d) none of these.

5242 (O) [ Turn over

| iii) |                                                                            |                                                   | sters      | in 8086 CPU is known                         |  |  |  |  |
|------|----------------------------------------------------------------------------|---------------------------------------------------|------------|----------------------------------------------|--|--|--|--|
|      | as c                                                                       | ounter register ?                                 |            | In Photography of Exercising Staff Experient |  |  |  |  |
|      | a)                                                                         | DX                                                | b)         | CX                                           |  |  |  |  |
|      | c)                                                                         | AX                                                | d)         | BX.                                          |  |  |  |  |
| iv)  | The                                                                        | size of the flag regis                            | ter a      | available in intel 8085                      |  |  |  |  |
|      | microprocessor is                                                          |                                                   |            |                                              |  |  |  |  |
|      | a)                                                                         | 7 bit                                             | b)         | 8 bit                                        |  |  |  |  |
|      | c)                                                                         | 5 bit                                             | d)         | 6 bit.                                       |  |  |  |  |
| v)   | Intel 8237 is the peripheral device which is identified as programmable as |                                                   |            |                                              |  |  |  |  |
|      | a) Programmable DMA controller                                             |                                                   |            |                                              |  |  |  |  |
|      | b)                                                                         | Programmable interrupt controller                 |            |                                              |  |  |  |  |
|      | c) Programmable floppy disk controller                                     |                                                   |            |                                              |  |  |  |  |
|      | d) Programmable peripheral interface.                                      |                                                   |            |                                              |  |  |  |  |
| vi)  | The orga                                                                   | memory unit for ar<br>nized as a set of           | n 80       | 86 microprocessor is                         |  |  |  |  |
|      | a)                                                                         | 1 M address bit                                   | <b>b</b> ) | 5 M address bit                              |  |  |  |  |
|      | c)                                                                         | 10 M address bit                                  | d)         | none of these.                               |  |  |  |  |
| vii) |                                                                            | ch of the following inst<br>rediate address mode? | ructio     | ons in 8086 is used for                      |  |  |  |  |

a)

c)

b)

MOV AX, [BX] d) ADD AX, (BX + SI).

MOV AX, CX

MOV AL, 35H



| viii) | How                                                                              | many                                         | basic    | instru   | ction  | s are  | used     | in   | 8085 |
|-------|----------------------------------------------------------------------------------|----------------------------------------------|----------|----------|--------|--------|----------|------|------|
|       | microprocessor?                                                                  |                                              |          |          |        |        | Explicat |      |      |
|       | a)                                                                               | 80                                           |          |          | b)     | 85     |          |      |      |
|       | c)                                                                               | 95                                           |          |          | d)     | 100.   |          |      |      |
| ix)   | Wha                                                                              | it is th                                     | e max    | imum     | frequ  | iency  | used     | for  | 8086 |
|       | microprocessor?                                                                  |                                              |          |          |        |        |          |      |      |
|       | a)                                                                               | 5 MHz                                        |          |          | b)     | 10 MI  | Hz       |      |      |
|       | c)                                                                               | 15 MHz                                       |          |          | d)     | 20 M   | Hz.      |      |      |
| x)    | Which of the following instructions is used for exchars stack top with HL pair ? |                                              |          |          |        |        | hange    |      |      |
|       |                                                                                  |                                              |          |          |        |        |          |      |      |
|       | a)                                                                               | SPHL                                         |          |          | b)     | XTHL   |          |      |      |
|       | c)                                                                               | PCHL                                         |          |          | d)     | none   | of thes  | se.  |      |
| xi)   | If a DMA request is sent to the microprocessor with a                            |                                              |          |          |        | vith a |          |      |      |
|       | high                                                                             | n signal to the HOLD pin, the microprocessor |          |          |        |        |          |      |      |
|       | ackr                                                                             | nowledge                                     | s the re | equest   |        |        |          |      |      |
|       | a) after completing the present cycle                                            |                                              |          |          |        |        |          |      |      |
|       | b)                                                                               | after completing the program                 |          |          |        |        |          |      |      |
|       | c) immediately after receiving the signal                                        |                                              |          |          |        |        |          |      |      |
|       | d) none of these.                                                                |                                              |          |          |        |        |          |      |      |
| xii)  | When an 8085 system is reset                                                     |                                              |          |          |        |        |          |      |      |
|       | a) all the interrupts including the TRAP are disab                               |                                              |          |          |        |        | ble      |      |      |
|       | b)                                                                               | all the i                                    | nterrup  | ts excl  | uding  | the TR | RAP are  | disa | ble  |
|       | c)                                                                               | all the i                                    | nterrup  | ts are o | disabl | e      |          |      |      |
|       | d)                                                                               | all the i                                    | nterrup  | ts are e | enable | e.     |          |      |      |
| . (0) |                                                                                  |                                              |          |          |        |        |          |      |      |

# **GROUP - B**( **Short Answer Type Questions** ) Answer any *three* of the following.



- 2. Draw 8085 timing diagram of the Interrupt ACK machine cycle and execution of an RST instruction.
- 3. Write a program to count continuously in HEX from 00H to FFH in a system with frequency 4 MHz. Use register *B* to set up 10 m sec delay between each count and display the number in output port address FFH.
- 4. Specify the frequency provided by the crystal network of 8085 microprocessor. Indicate the functions of BIU in brief.
- Differentiate between Memory Mapped I/O and I/O Mapped I/O.
- 6. Write down the steps of DMA operation.

# **GROUP - C** (Long Answer Type Questions)

Answer any *three* of the following.  $3 \times 15 = 45$ 

- 7. a) Distinguish between S/W interrupts and H/W interrupts in Intel 8085 microprocessor.
  - b) What are the functions of RESET, HOLD, INTERRUPT& READY pins ?
  - c) Draw the timing diagram of IN instruction of Intel 8085 microprocessor.

- d) Write the accumulator bit pattern of SIM & RIM instruction.
- e) A set of 5 ASCII Hex digits is stored in the memory location starting from XX55H. Write a program to convert these numbers in binary. Add these numbers in binary and store the result in YY00H memory location.
- f) Write a subroutine to subtract one packed BCD number from another BCD number. The minuend is placed in register B and the subtrahend is placed in register C by the calling program. Return the answer into the accumulator. 2+2+4+2+2+3
- 8. a) What is stack?
  - b) "Stack is used only when a CALL instruction is executed in 8085." Comment.
  - c) What do you mean by Vectored & Non-vectored interrupts? Write down their call location.
  - d) Draw the timing diagram of CALL instruction of Intel 8085 microprocessor.
  - e) Write the Accumulator bit pattern of RIM and SIM instructions.
  - f) Discuss the operation performed by PUSH and POP operation. 1 + 3 + 3 + 4 + 2 + 2



- b) How is "pipelining" achieved in 8086 microprocessor?
- c) Describe the different addressing modes of 8086 microprocessor.
- d) Briefly describe about different flags in 8086 microprocessor.
- e) Write down the architecture of 8086 microprocessor.

$$3 + 3 + 3 + 3 + 3$$

- 10. a) Write a program to count continuously in HEX from 00H to FFH in a system with frequency 4 MHz. Use register *B* to set up 10 m sec delay between each count and display the number in output port address FFH.
  - b) Specify two 8086 microprocessor signals that are used to latch data in an O/P port.
  - c) How many bits ar stored by a  $256 \times 4$  memory chip? Can this chip be specified as 128 byte memory?
  - d) Can the I/P and O/P port addresses be same?
  - e) Write a subroutine for 1 second delay and explain the calculation when the clock speed of 8086 microprocessor is 2 MHz. 5+2+2+4

- 11. a) Why is 8251 interfaced with 8085 microprocessor?
  - b) Explain how the 8237 DMA controller transfers 64 bytes of data per channel with 8 address lines. What do you mean by DMA operation?
  - c) Why is 8255 called as a programmable peripheral interface?
  - d) What do you mean by MODE 0, MODE 1, MODE 2 operations of 8255.
  - e) What is two-key lockout and N key rollover mode of 8279?
  - f) What are the major components of 8259A interrupt controller? Explain their functions.

2 + 3 + 2 + 3 + 2 + 3

5242 (O) 7 Turn over